## SHAHEED BHAGAT SINGH STATE TECHNICAL CAMPUS, FEROZEPUR Total number of pages:[1] ROLL No: B.Tech. || ECE || 6<sup>th</sup>Sem Digital System Design Subject Code: BTEC-904 Paper ID: Max Marks: 60 Time allowed: 3 Hrs Important Instructions: All questions are compulsory PART A (10x 2marks) Q. 1. Short-Answer Questions: (a) What do you mean by Hazards? (b) What is a multiplier? (c) Compare synchronous counters with asynchronous counters. (d) What is the difference between MUX and DEMUX? (e) How will you classify adders? (f) Differentiate PAL & PLA. (g) What is FPGA? (h) Define FSM. (i) What is difference between latch and Flip-flop? (i) List various types of ROM. PART B (5×8marks) Write note on Moore and Mealy machines. CO<sub>3</sub> 0.2. What do you mean by FSM? Explain its limitations. CO<sub>3</sub> CO<sub>4</sub> Write notes on FPGA. Q. 3. OR Design a BCD to Excess-3 code converter using PLA. CO<sub>4</sub> Implement Full adder using MUX. CO<sub>1</sub> Q. 4. Can we use Adder as Subtractor? If yes, explain how? CO<sub>1</sub> Design a counter that count in sequence 0-1-2-3-4 and back to initial state CO<sub>2</sub> 0.5. using D flip-flops. The counter must avoid lock-out condition.

What is Flip-flop? Design a clocked SR Flip-flop. CO<sub>2</sub> Explain in detail the working of JK flip-flop. Convert SR flip-flop to JK flip-CO2 Q. 6. flop. OR CO<sub>2</sub>

Explain ASM charts by taking suitable example.